

**UE19CS252** 

Dr. D. C. Kiran

Department of Computer Science and Engineering



# **Barrel Shifter**

Dr. D. C. Kiran

Department of Computer Science and Engineering

# **Syllabus**

#### **Unit 1: Basic Processor Architecture and Design**

- Microprocessor Overview
- CISC VS RISC
- Introduction to ARM Processor & Applications
- ARM Architecture Overview
- Different ARM processor Modes
- Register Bank
- ARM Program structure
- ARM Instruction Format
- ARM INSTRUCTION SET

**Data Processing Instructions** 

**Data Movement Instruction** 

**Arithmetic Instruction** 

**Multiword Arithmetic** 

**Barrel Shifter** 





#### **Barrel Shifter**

 The ARM doesn't have actual shift instructions.

 Instead, it has a barrel shifter which provides a mechanism to carry out shifts as part of other instructions.



Example:

ADD R3,R0,R1, LSL#2 // R3=R0+R1<<2



#### **Barrel Shifter**





#### **Possible Shift Operations:**

LSL: Left Shift

LSR: Right Shift

**ASR:** Arithmetic Right Shift

**ROR:** Rotate Right

**RRX:** Rotate Right Extended

- If no shift is specified then a default shift is applied: LSL #0
  - i.e. barrel shifter has no effect on value in register.

#### **Barrel Shifter**





#### Logical shift left





R0, R2, LSL #2 @ R0:=R2<<2 MOV

R2 unchanged

egistersView

R1

R3

R5

R6

R7

R8

Hexadecimal **Unsigned Decimal** Signed Decimal

:000000c0

:00000000 :00000030

:00000000

:00000000

:00000000

:00000000

:00000000

:00000000 :00000000

Example:

0000000 00000000 00000000 00110000

Before  $R2=0\times0000030$ 

After R2=0x0000030

 $R0=0\times00000000$ 

0000000 00000000 00000000 11000000

Barrel Shifter – Logical Left Shift (LSL)

• Shifts left by the specified amount (multiplies by powers of two) e.g.

```
LSL #5 = multiply by 32

.text

MOV R0, #3

MOV R1, #4

ADD R3,R0,R1,LSL#5

.end
```

```
R1 Before= 00000100
R1 After =10000000= 128
```

#### **Output**

R3 will have 131





Logical shift right (LSR)

After





R2=0xffffffd0

00111111 11111111 11111111 11110100

 $R1=0\times3fffffff4$ 

## Barrel Shifter - Right Shifts



.text MOV R0, #3 MOV R1, #256 ADD R3,R0,R1,LSR #5 .end

#### **Output**

R3 will have 11

LSR is division 2<sup>n</sup> 256/32

Before R1: 00000000 0000000 000000 1000 0001

After Right Shift R1:00000000 00000000 000000 0000 1000 (8) R0:00000000 00000000 000000 0000 0011 (3)

R3: 00000000 00000000 000000 0000 1011 (11)

R1=0xfffffff4

R2=0xfffffd0

11111111 11111111 11111111 11110100

After

Arithmetic shift right (ASR)





Rotate right (ROR)



MOV R0, R2, ROR #2 @ R0:=R2 rotate

@ R2 unchanged

#### Example:

```
11111111 11111111 11111111 11010101
```

Before R2=0xffffffd5

After R0=0x7ffffff5

(01111111 11111111 11111111 11110101)

R2=0xffffffd4

Rotate right extended (RRX)





MOV

- R0, R2, RRX @ R0:=R2 rotate
  - R2 unchanged

#### Example:

.111111 11111111 11111111 11010101

Before R2=0xffffffd1, C=1

After R0=0x7fffffff7, C=1

111111 11111111 11111111 11110101

R2=0xffffffd1

.text mov r2,#0xffffffd5 adds r3,r2,#0x40000031 mov r1,r2,ror #2 .end





#### **THINK ABOUT IT: MULTIPLICATION BY CONSTANT USING THE BARREL SHIFTER**

• Multiplication by 2<sup>n</sup> (1,2,4,8,16,32..)

```
MOV Ra, Rb, LSL #n
```

Multiplication by 2<sup>n+1</sup> (3,5,9,17..)

```
ADD Ra, Ra, LSL #n
```

Multiplication by 2<sup>n</sup>-1 (3,7,15..)

```
RSB Ra, Ra, LSL #n
```

Multiplication by 6

```
ADD Ra,Ra,Ra,LSL #1 ; multiply by 3
```

MOV Ra,Ra,LSL#1 ; and then by 2

Multiply by 10 and add in extra number

```
ADD Ra,Ra,LSL#2; multiply by 5
ADD Ra,Rc,Ra,LSL#1; multiply by 2 and add in next digit
```



#### **Summary: Arithmetic Operations Addressing Mode**



2. Immediate Addressing Mode: Operand value is within the instruction

ADD r3, r0, 
$$\#7$$
; r3=r0+7

The number 7 is stored as part of the instruction

 Register direct with shift or rotate (more next lecture)



### **Next Class: Logical and Comparison Instructions**







# **THANK YOU**

Dr. D. C. Kiran

Department of Computer Science and Engineering

dckiran@pes.edu

9829935135